# **Analog Front-End for Power Monitoring, Control, and Protection** Check for Samples: ADS131E04, ADS131E06, ADS131E08 ## **FEATURES** - Eight Differential Current and Voltage Inputs - Outstanding Performance: - Exceeds Class 0.1 Performance - Dynamic Range at 1 kSPS: 118 dB - Crosstalk: -110 dB - THD: -90 dB at 50 Hz and 60 Hz - Supply Range: - Analog: - +3 V to +5 V (Unipolar) - ±2.5 V (Bipolar, allows dc coupling) - Digital: +1.8 V to +3.6 V - Low Power: 2 mW per Channel - Data Rates: 1, 2, 4, 8, 16, 32, and 64 kSPS - Programmable Gains (1, 2, 4, 8, and 12) - Fault Detection and Device Testing Capability - SPI™ Data Interface and Four GPIOs - Package: TQFP-64 (PAG) - Operating Temperature Range: - -40°C to +105°C ## **APPLICATIONS** - Industrial Power Applications: - Energy Metering - Monitoring, Control, and Protection #### DESCRIPTION The ADS131E0x are a family of multichannel, simultaneous sampling, 24-bit, delta-sigma ( $\Delta\Sigma$ ), analog-to-digital converters (ADCs) with a built-in programmable gain amplifier (PGA), internal reference, and an onboard oscillator. The ADS131E0x incorporate features commonly required in industrial power monitoring, control, and protection applications. The ADS131E0x inputs can be independently and directly interfaced with a resistor-divider network or a transformer to measure voltage. The inputs can also be interfaced to a current transformer or Rogowski coil to measure current. With high integration levels and exceptional performance, the ADS131E0x family enables the creation of scalable industrial power systems at significantly reduced size, power, and low overall cost. The ADS131E0x have a flexible input multiplexer per channel that can be independently connected to the internally-generated signals for test, temperature, and fault detection. Fault detection can be implemented internal to the device, using the integrated comparators with digital-to-analog converter (DAC)-controlled trigger levels. The ADS131E0x can operate at data rates as high as 64 kSPS. These complete analog front-end (AFE) solutions are packaged in a TQFP-64 package and are specified over the industrial temperature range of -40°C to +105°C. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI is a trademark of Motorola. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## FAMILY AND ORDERING INFORMATION(1) | PRODUCT | PACKAGE OPTION | NUMBER OF<br>CHANNELS | ACCURACY | MAXIMUM SAMPLE<br>RATE (kSPS) | OPERATING<br>TEMPERATURE<br>RANGE | |-----------|----------------|-----------------------|-----------|-------------------------------|-----------------------------------| | ADS130E08 | TQFP-64 | 8 | Class 1.0 | 8 | -40°C to +105°C | | ADS131E04 | TQFP-64 | 4 | Class 0.1 | 64 | -40°C to +105°C | | ADS131E06 | TQFP-64 | 6 | Class 0.1 | 64 | -40°C to +105°C | | ADS131E08 | TQFP-64 | 8 | Class 0.1 | 64 | -40°C to +105°C | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>. #### ABSOLUTE MAXIMUM RATINGS(1) Over operating free-air temperature range, unless otherwise noted. | | | VALUE | UNIT | | | | |------------------------------|---------------------------------------------------------------------------|--------------------------|------|--|--|--| | AVDD to AVSS | | -0.3 to +5.5 | V | | | | | DVDD to DGND | | -0.3 to +3.9 | V | | | | | Analog input to AVSS | | AVSS - 0.3 to AVDD + 0.3 | V | | | | | Digital input to DVDD | | DGND - 0.3 to DVDD + 0.3 | V | | | | | AVSS to DGND | | -3.0 to +0.2 V | | | | | | Input current to any pin exc | cept supply pins <sup>(2)</sup> | ±10 | mA | | | | | | Momentary | ±100 | mA | | | | | Input current | Continuous | ±10 | mA | | | | | | Operating, industrial-grade devices only | -40 to +105 | °C | | | | | Temperature | Storage | -60 to +150 | °C | | | | | | Maximum junction, T <sub>J</sub> | +150 | °C | | | | | Electrostatic discharge | Human body model (HBM) JEDEC standard 22, test method A114-C.01, all pins | ±1000 | V | | | | | (ESD) ratings | Charged device model (CDM) JEDEC standard 22, test method C101, all pins | ±500 | V | | | | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. Submit Documentation Feedback <sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing beyond the supply rails must be current limited to 10 mA or less. # **ELECTRICAL CHARACTERISTICS** Minimum and maximum specifications apply from $-40^{\circ}$ C to $+105^{\circ}$ C. Typical specifications are at $+25^{\circ}$ C. All specifications are at DVDD = 1.8 V, AVDD = 3 V, AVSS = 0 V, V<sub>REF</sub> = 2.4 V, external f<sub>CLK</sub> = 2.048 MHz, data rate = 8 kSPS, and gain = 1, unless otherwise noted. | | | | | A | DS131E0x | | | |-----------------|-----------------------------------------------------|-----------------------------------------------------------|-----------------------------------|---------------|--------------------------------------------------|----------|---------| | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | | ANALO | G INPUTS | | | | | | | | | Full-scale differential input voltage (AINP – AINN) | | | ±' | V <sub>REF</sub> / gain | | V | | | Input common-mode range | | | Range su | nput Common-<br>bsection of the<br>d Input Range | PGA | l | | Ci | Input capacitance | | | | 20 | | pF | | I <sub>IB</sub> | Input bias current | PGA output in normal range | | | 5 | | nA | | | DC input impedance | | | | 200 | | МΩ | | PGA PE | RFORMANCE | | | | | <u> </u> | | | | Gain settings | | | 1 | , 2, 4, 8, 12 | | | | BW | Bandwidth | | | S | ee Table 12 | | | | ADC PE | RFORMANCE | Į. | | | | | | | | | Data rates up to 16 kSPS | | 24 | | | Bits | | | Resolution | 32- and 64-kSPS data rate | | 16 | | | Bits | | DR | Data rate | f <sub>CLK</sub> = 2.048 MHz | | 1 | | 64 | kSPS | | CHANN | EL PERFORMANCE (DC Performar | nce) | | 1 | | | | | INL | Integral nonlinearity | Full-scale, best fit | | | 10 | | ppm | | | | G = 1 | | 105 | | | dB | | | Dynamic range | Gain settings other than 1 | See Noise I | Measurements | section | | | | Eo | Offset error | - | | | 350 | | μV | | - | Offset error drift | | | | 0.65 | | μV/°C | | E <sub>G</sub> | Gain error | Excluding voltage reference error | ır | | % | | | | | Gain drift | Excluding voltage reference drift | | | ppm/°C | | | | | Gain match between channels | | | | 0.2 | | % of FS | | CHANN | EL PERFORMANCE (AC Performar | nce) | | - | | | | | CMRR | Common-mode rejection ratio | f <sub>CM</sub> = 50 Hz and 60 Hz <sup>(1)</sup> | | | -110 | | dB | | PSRR | Power-supply rejection ratio | f <sub>PS</sub> = 50 Hz and 60 Hz | | | -80 | | dB | | | Crosstalk | f <sub>IN</sub> = 50 Hz and 60 Hz | | | -110 | | dB | | | | 3000:1 dynamic range with a 1- | AVDD = 3V, $V_{REF} = 2.4V$ | | 0.04 | | % | | | Accuracy | second measurement (V <sub>RMS</sub> / I <sub>RMS</sub> ) | AVDD = 5 V, V <sub>REF</sub> = 4V | | 0.025 | | % | | SNR | Signal-to-noise ratio | f <sub>IN</sub> = 50 Hz and 60 Hz, gain = 1 | | | 107 | | dB | | THD | Total harmonic distortion | 10 Hz, -0.5 dBFs | | | -93 | | dB | | FAULT | DETECT AND ALARM | • | | | | | | | | Comparator threshold accuracy | | | | ±30 | | mV | | EXTER | NAL REFERENCE | • | | | | | | | | Reference input voltage | AVDD = 3 V, V <sub>REF</sub> = (VREFP - V | | 2 | 2.5 | AVDD | V | | | | $AVDD = 5 \text{ V}, \text{ V}_{REF} = (VREFP - V)$ | VREFN) | 2 | 4 | AVDD | V | | VREFN | Negative input | | | | AVSS | | V | | VREFP | Positive input | | | AVDD –<br>3.0 | AVSS +<br>2.5 | AVDD | ٧ | | | Input impedance | | | | 6 | - | kΩ | <sup>(1)</sup> CMRR is measured with a common-mode signal of (AVSS + 0.3 V) to (AVDD - 0.3 V). The values indicated are the minimum of the eight channels. # **ELECTRICAL CHARACTERISTICS (continued)** Minimum and maximum specifications apply from $-40^{\circ}$ C to $+105^{\circ}$ C. Typical specifications are at $+25^{\circ}$ C. All specifications are at DVDD = 1.8 V, AVDD = 3 V, AVSS = 0 V, V<sub>REF</sub> = 2.4 V, external f<sub>CLK</sub> = 2.048 MHz, data rate = 8 kSPS, and gain = 1, unless otherwise noted. | | | | | А | DS131E0x | | | |-----------------|---------------------------------|-----------------|------------------------------------------------------------------------|------------|------------------------------------|---------------|----------------------| | | PARAMETE | R | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | OPERA | TIONAL AMPLIFIE | R | | | | | | | | Integrated noise | | 0.1 Hz to 250 Hz | | 9 | | $\mu V_{\text{RMS}}$ | | | Noise density | | 2 kHz | | 120 | | nV/√Hz | | GBP | Gain bandwidth p | roduct | 50 kΩ 10-pF load | | 100 | | kHz | | SR | Slew rate | | 50 kΩ 10-pF load | | 0.25 | | V/µs | | | Load current | | | | 50 | | μΑ | | THD | Total harmonic dis | stortion | f <sub>IN</sub> = 100 Hz | | 70 | | dB | | CMIR | Common-mode in | put range | | AVSS + 0.7 | | AVDD –<br>0.3 | V | | | Quiescent power | consumption | | | 20 | | μA | | INTERN | NAL REFERENCE | | | | | | | | Vo | Output voltage | | $T_A = +25^{\circ}C, V_{REF} = 2.4 \text{ V}$ | 2.394 | 2.4 | 2.406 | V | | •0 | Output voltage | | $T_A = +25^{\circ}C, V_{REF} = 4 \text{ V}$ | | 4 | | V | | | V <sub>REF</sub> accuracy | | | | ±0.2 | | % | | | Temperature drift | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +105^{\circ}\text{C}$ | | 20 | | ppm/°C | | | Start-up time | | Settled to 0.2% | | 150 | | ms | | SYSTE | M MONITORS | | | | | | | | | Supply reading | Analog | | | 2 | | % | | | error | Digital | | | 2 | | % | | | Dovino woko un | | From power-up to DRDY low | | 150 | | ms | | | Device wake up | | STANDBY mode | | 31.25 | | μs | | | Temperature | Voltage | T <sub>A</sub> = +25°C | | 145 | | mV | | | sensor reading | Coefficient | | | 490 | | μV/°C | | SELF-T | EST SIGNAL | | | | | | | | | 0: 14 | | 0 0 14 44 17 17 18 | | $f_{CLK}$ / $2^{21}$ | | Hz | | | Signal frequency | | See Register Map section for settings | | f <sub>CLK</sub> / 2 <sup>20</sup> | | Hz | | | | | | | ±1 | | mV | | | Signal voltage | | See Register Map section for settings | | ±2 | | mV | | | Accuracy | | | | ±2 | | % | | CLOCK | | | | | | | | | | | | Nominal frequency | | 2.048 | | MHz | | | Internal oscillator | clock frequency | T <sub>A</sub> = +25°C | | | ±0.5 | % | | | | | -40°C ≤ T <sub>A</sub> ≤ +105°C | | | 2.5 | % | | | Internal oscillator | start-up time | | | 20 | | μs | | | Internal oscillator consumption | - | | | 120 | | μW | | | | | CLKSEL pin = 0, AVDD = 3 V | 1.7 | 2.048 | 2.25 | MHz | | | External clock inp | ut frequency | CLKSEL pin = 0, AVDD = 5 V | 0.7 | 2.048 | 2.25 | MHz | | DIGITA | L INPUT AND OUT | PUT (DVDD = 1.8 | 3 V to 3.6 V) | <u> </u> | | | | | V <sub>IH</sub> | Logic level, | High | | 0.8 DVDD | | DVDD+0.1 | V | | V <sub>IL</sub> | input voltage | Low | | -0.1 | | 0.2 DVDD | V | | V <sub>OH</sub> | Logic level, | High | I <sub>OH</sub> = -500 μA | 0.9 DVDD | | | V | | V <sub>OL</sub> | output voltage | Low | I <sub>OL</sub> = +500 μA | | | 0.1 DVDD | V | | I <sub>IN</sub> | Input current | 1 | 0 V < V <sub>DigitalInput</sub> < DVDD | -10 | | +10 | μA | | | R-SUPPLY REQUIR | EMENTS | 1 | 1 | | | | | AVDD | Analog supply | AVDD – AVSS | | 2.7 | 3 | 5.25 | V | | DVDD | Digital supply | 1 11 2 2 | | 1.8 | 1.8 | 3.6 | V | | | AVDD – DVDD | | | -2.1 | ••• | | V | # **ELECTRICAL CHARACTERISTICS (continued)** Minimum and maximum specifications apply from $-40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ . Typical specifications are at $+25^{\circ}\text{C}$ . All specifications are at DVDD = 1.8 V, AVDD = 3 V, AVSS = 0 V, V<sub>REF</sub> = 2.4 V, external f<sub>CLK</sub> = 2.048 MHz, data rate = 8 kSPS, and gain = 1, unless otherwise noted. | | | | | AD | S131E0x | | | |------------------|-----------------------------|-------------------------------------------------------------|-------------------|-----|-------------------------------------------------------------------------------------------|------|------| | | PARAMETE | R | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | UPPL | CURRENT (Opera | ational Amplifie | Turned Off) | | | | | | | | | AVDD – AVSS = 3 V | | 5.1 | | mA | | AVDD | Named | | AVDD – AVSS = 5 V | | 5.8 | | mA | | | Normal mode | | DVDD = 3.3 V | | 1 | | mA | | DVDD | | | DVDD = 1.8 V | | 0.4 | | mA | | OWER | DISSIPATION (An | alog Supply = 3 | S V) | | | | | | | | | Normal mode | | 9.3 | 10.2 | mW | | | | ADS131E04 | Power-down mode | | 10 | | μW | | | | | Standby mode | | 2 | | mW | | | | | Normal mode | | 12.7 | 13.5 | mW | | | Quiescent power dissipation | ADS131E06 | Power-down mode | | 10 | | μW | | | | | Standby mode | | 2 | | mW | | | | | Normal mode | | 16 | 17.6 | mW | | | | ADS131E08 | Power-down mode | | 10 | | μW | | | | | Standby mode | | 2 | | mW | | OWER | DISSIPATION (An | alog Supply = 5 | 5 V) | | | | | | | | | Normal mode | | 18 | | mW | | | | ADS131E06 ADS131E08 alog Supply = 5 ADS131E04 ADS131E06 | Power-down mode | | 20 | | μW | | | | | Standby mode | | 5.8 1 0.4 9.3 10 10 2 12.7 13. 10 2 16 17. 10 2 18 20 4.2 24.3 20 4.2 29.7 20 4.2 +10 +10 | | mW | | | | | Normal mode | | 24.3 | | mW | | | Quiescent power dissipation | ADS131E06 | Power-down mode | | 20 | | μW | | | , | | Standby mode | | 4.2 | | mW | | | | | Normal mode | | 29.7 | | mW | | | ADS131E08 | | Power-down mode | | 20 | | μW | | | | | Standby mode | | 4.2 | | mW | | EMPE | RATURE | | | | | | | | -<br>А | _ | Specified | | -40 | | +105 | °C | | Γ <sub>J</sub> | Temperature range | Operating | | -40 | | +105 | °C | | Γ <sub>stg</sub> | 3- | Storage | | -60 | | +150 | °C | #### THERMAL INFORMATION | | | ADS131E0x | | | |-------------------------|----------------------------------------------|------------|--------|--| | | THERMAL METRIC <sup>(1)</sup> | PAG (TQFP) | UNITS | | | | | 64 PINS | | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 35 | | | | $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance | 31 | | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 26 | °C/W | | | ΨЈΤ | Junction-to-top characterization parameter | 0.1 | · C/VV | | | ΨЈВ | Junction-to-board characterization parameter | NA | | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | NA | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### PARAMETER MEASUREMENT INFORMATION #### **NOISE MEASUREMENTS** The ADS131E0x noise performance can be optimized by adjusting the data rate and PGA setting. As the averaging is increased by reducing the data rate, the noise drops correspondingly. Increasing the PGA value reduces the input-referred noise, which is particularly useful when measuring low-level signals. Table 1 summarizes the ADS131E0x noise performance with a 3-V analog power supply. Table 2 summarizes the ADS131E0x noise performance with a 5-V analog power supply. The data are representative of typical noise performance at $T_A = +25\,^{\circ}\text{C}$ . The data shown are the result of averaging the readings from multiple devices and are measured with the inputs shorted together. A minimum of 1000 consecutive readings are used to calculate the RMS and peak-to-peak noise for each reading. For the two highest data rates, the noise is limited by ADC quantization noise and does not have a Gaussian distribution. Table 1 and Table 2 show measurements taken with an internal reference. The data are also representative of the ADS131E0x noise performance when using a low-noise external reference, such as the REF5025. Table 1. Input-Referred Noise, 3-V Analog Supply, and 2.4-V Reference<sup>(1)</sup> | | OUTPUT<br>DATA | | | PGA GAIN | | | | | | | | | |-----------------------|----------------|-------------------|-----------------------|----------|-----------------------|-------|-----------------------|-------|-----------------------|-------|-----------------------|-------| | DR BITS | | -3-dB | x1 | | x2 | | x4 | | x8 | | x12 | | | (CONFIG1<br>Register) | RATE<br>(kSPS) | BANDWIDTH<br>(Hz) | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | | 000 | 64 | 16768 | 74.1 | 12.31 | 74.1 | 12.30 | 74.0 | 12.29 | 74.0 | 12.29 | 73.9 | 12.27 | | 001 | 32 | 8384 | 89.6 | 14.89 | 89.6 | 14.88 | 89.4 | 14.85 | 88.6 | 14.71 | 87.6 | 14.55 | | 010 | 16 | 4192 | 102.8 | 17.07 | 102.3 | 16.99 | 100.6 | 16.72 | 97.1 | 16.12 | 94.2 | 15.65 | | 011 | 8 | 2096 | 108.2 | 18.0 | 107.4 | 17.9 | 105.2 | 17.5 | 101.6 | 16.9 | 98.9 | 16.5 | | 100 | 4 | 1048 | 111.4 | 18.6 | 109.4 | 18.4 | 107.4 | 18.1 | 103.5 | 17.4 | 100.5 | 17.0 | | 101 | 2 | 524 | 114.6 | 19.1 | 113.7 | 19.0 | 111.4 | 18.6 | 107.7 | 18.0 | 104.9 | 17.5 | | 110 | 1 | 262 | 117.7 | 19.6 | 116.8 | 19.5 | 114.5 | 19.1 | 110.7 | 18.5 | 108.0 | 18.0 | <sup>(1)</sup> At least 1000 consecutive readings were used to calculate the peak-to-peak noise values in this table. Table 2. Input-Referred Noise, 5-V Analog Supply, and 4-V Reference | | | | PGA GAIN | | | | | | | | | | |----------------------------------|----------------|-------------------|-----------------------|-------|-----------------------|-------|-----------------------|-------|-----------------------|-------|-----------------------|-------| | DR BITS<br>(CONFIG1<br>Register) | OUTPUT<br>DATA | −3-dB | x1 | | x2 | х2 | | x4 | | | x12 | | | | RATE<br>(kSPS) | BANDWIDTH<br>(Hz) | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | DYNAMIC<br>RANGE (dB) | ENOB | | 000 | 64 | 16768 | 74.7 | 12.41 | 74.7 | 12.41 | 74.7 | 12.41 | 74.7 | 12.41 | 74.6 | 12.39 | | 001 | 32 | 8384 | 90.3 | 15.01 | 90.3 | 15.00 | 90.2 | 14.99 | 89.9 | 14.93 | 89.4 | 14.85 | | 010 | 16 | 4192 | 104.3 | 17.33 | 104.0 | 17.28 | 103.1 | 17.12 | 100.5 | 16.70 | 98.1 | 16.30 | | 011 | 8 | 2096 | 112.3 | 18.7 | 111.6 | 18.6 | 109.7 | 18.3 | 106.3 | 17.7 | 103.8 | 17.3 | | 100 | 4 | 1048 | 116.0 | 19.3 | 115.2 | 19.2 | 113.1 | 18.8 | 109.5 | 18.3 | 106.9 | 17.8 | | 101 | 2 | 524 | 119.1 | 19.8 | 118.2 | 19.7 | 116.2 | 19.4 | 112.6 | 18.8 | 109.9 | 18.3 | | 110 | 1 | 262 | 122.1 | 20.4 | 121.3 | 20.2 | 119.1 | 19.9 | 115.6 | 19.3 | 112.9 | 18.8 | Submit Documentation Feedback #### **TIMING CHARACTERISTICS** NOTE: SPI settings are CPOL = 0 and CPHA = 1. Figure 1. Serial Interface Timing (1) n = Number of channels x resolution + 24 bits. Number of channels is 4, 6, or 8; resolution is 16-bit or 24-bit. Figure 2. Daisy-Chain Interface Timing # Timing Requirements For Figure 1 and Figure 2<sup>(1)</sup> | | | 2.7 V ≤ DVDD | ≤ 3.6 V | 1.7 V ≤ DVDD | ≤ 2.0 V | | |-----------------------|--------------------------------------------------|--------------|---------|--------------|---------|-------------------| | PARAMETER | DESCRIPTION | MIN | MAX | MIN | MAX | UNIT | | t <sub>CLK</sub> | Master clock period | 444 | 588 | 444 | 588 | ns | | t <sub>CSSC</sub> | CS low to first SCLK: setup time | 6 | | 17 | | ns | | t <sub>SCLK</sub> | SCLK period | 50 | | 66.6 | | ns | | t <sub>SPWH, L</sub> | SCLK pulse width, high and low | 15 | | 25 | | ns | | t <sub>DIST</sub> | DIN valid to SCLK falling edge: setup time | 10 | | 10 | | ns | | t <sub>DIHD</sub> | Valid DIN after SCLK falling edge: hold time | 10 | | 11 | | ns | | t <sub>DOHD</sub> | SCLK falling edge to invalid DOUT: hold time | 10 | | 10 | | ns | | t <sub>DOST</sub> | SCLK rising edge to DOUT valid: setup time | | 17 | | 32 | ns | | t <sub>CSH</sub> | CS high pulse | 2 | | 2 | | t <sub>CLKs</sub> | | t <sub>CSDOD</sub> | CS low to DOUT driven | 10 | | 20 | | ns | | t <sub>SCCS</sub> | Eighth SCLK falling edge to CS high | 4 | | 4 | | t <sub>CLKs</sub> | | t <sub>SDECODE</sub> | Command decode time | 4 | | 4 | | t <sub>CLKs</sub> | | t <sub>CSDOZ</sub> | CS high to DOUT Hi-Z | | 10 | | 20 | ns | | t <sub>DISCK2ST</sub> | Valid DAISY_IN to SCLK rising edge: setup time | 10 | | 10 | | ns | | t <sub>DISCK2HT</sub> | Valid DAISY_IN after SCLK rising edge: hold time | 10 | | 10 | | ns | (1) Specifications apply from $-40^{\circ}$ C to $+105^{\circ}$ C, unless otherwise noted. Load on DOUT = 20 pF || $100 \text{ k}\Omega$ . ## **PIN CONFIGURATION** #### PAG PACKAGE TQFP-64 (TOP VIEW) #### **PIN ASSIGNMENTS** | | | / | OIOI III EI II O | |-----------|--------------------|----------------|-----------------------------| | NAME | TERMINAL | FUNCTION | DESCRIPTION | | AVDD | 19, 21, 22, 56, 59 | Supply | Analog supply | | AVDD1 | 54 | Supply | Charge pump analog supply | | AVSS | 20, 23, 32, 57, 58 | Supply | Analog ground | | AVSS1 | 53 | Supply | Charge pump analog ground | | <u>cs</u> | 39 | Digital input | SPI chip select; active low | | CLK | 37 | Digital input | Master clock input | | CLKSEL | 52 | Digital input | Master clock select | | DAISY_IN | 41 | Digital input | Daisy-chain input | | DGND | 33, 49, 51 | Supply | Digital ground | | DIN | 34 | Digital input | SPI data in | | DOUT | 43 | Digital output | SPI data out | | DRDY | 47 | Digital output | Data ready; active low | | DVDD | 48, 50 | Supply | Digital power supply | # **PIN ASSIGNMENTS (continued)** | | | I III AGGIGINI | nLivi 3 (continueu) | |----------------------|----------------|----------------------|----------------------------------------------------------------------------------------------------------------| | NAME | TERMINAL | FUNCTION | DESCRIPTION | | GPIO1 | 42 | Digital input/output | General-purpose input/output pin | | GPIO2 | 44 | Digital input/output | General-purpose input/output pin | | GPIO3 | 45 | Digital input/output | General-purpose input/output pin | | GPIO4 | 46 | Digital input/output | General-purpose input/output pin | | IN1N <sup>(1)</sup> | 15 | Analog input | Differential analog negative input 1 | | IN1P <sup>(1)</sup> | 16 | Analog input | Differential analog positive input 1 | | IN2N <sup>(1)</sup> | 13 | Analog input | Differential analog negative input 2 | | IN2P <sup>(1)</sup> | 14 | Analog input | Differential analog positive input 2 | | IN3N <sup>(1)</sup> | 11 | Analog input | Differential analog negative input 3 | | IN3P <sup>(1)</sup> | 12 | Analog input | Differential analog positive input 3 | | IN4N <sup>(1)</sup> | 9 | Analog input | Differential analog negative input 4 | | IN4P <sup>(1)</sup> | 10 | Analog input | Differential analog positive input 4 | | IN5N <sup>(1)</sup> | 7 | Analog input | Differential analog negative input 5 (ADS131E06 and ADS131E08 only) | | IN5P <sup>(1)</sup> | 8 | Analog input | Differential analog positive input 5 (ADS131E06 and ADS131E08 only) | | IN6N <sup>(1)</sup> | 5 | Analog input | Differential analog negative input 6 (ADS131E06 and ADS131E08 only) | | IN6P <sup>(1)</sup> | 6 | Analog input | Differential analog positive input 6 (ADS131E06 and ADS131E08 only) | | IN7N <sup>(1)</sup> | 3 | Analog input | Differential analog negative input 7 (ADS131E08 only) | | IN7P <sup>(1)</sup> | 4 | Analog input | Differential analog positive input 7 (ADS131E08 only) | | IN8N <sup>(1)</sup> | 1 | Analog input | Differential analog negative input 8 (ADS131E08 only) | | IN8P <sup>(1)</sup> | 2 | Analog input | Differential analog positive input 8 (ADS131E08 only) | | NC | 27, 29, 62, 64 | _ | No connection, leave floating (can be connected to AVDD or AVSS with a $10\text{-k}\Omega$ or higher resistor) | | OPAMPN | 61 | Analog | Op amp inverting input | | OPAMPP | 60 | _ | Op amp noninverting input | | OPAMPOUT | 63 | Analog | Op amp output | | PWDN | 35 | Digital input | Power-down; active low | | RESET | 36 | Digital input | System reset; active low | | RESV1 | 31 | Digital input | Reserved for future use; must tie to logic low (DGND) | | SCLK | 40 | Digital input | SPI clock | | START | 38 | Digital input | Start conversion | | TESTN <sup>(1)</sup> | 18 | Analog input/output | Internal test signal, negative signal | | TESTP <sup>(1)</sup> | 17 | Analog input/output | Internal test signal, positive signal | | VCAP1 | 28 | Analog input/output | Analog bypass capacitor | | VCAP2 | 30 | _ | Analog bypass capacitor | | VCAP3 | 55 | _ | Analog bypass capacitor | | VCAP4 | 26 | Analog output | Analog bypass capacitor | | VREFN | 25 | Analog input | Negative reference voltage | | VREFP | 24 | Analog input/output | Positive reference voltage | <sup>(1)</sup> Connect unused terminals to AVDD. #### TYPICAL CHARACTERISTICS All plots are at $T_A = +25$ °C, AVDD = 3 V, AVSS = 0 V, DVDD = 1.8 V, internal VREFP = 2.4 V, VREFN = AVSS, external clock = 2.048 MHz, data rate = 8 kSPS, and gain = 1, unless otherwise noted. Figure 3. ## **TYPICAL CHARACTERISTICS (continued)** All plots are at $T_A = +25$ °C, AVDD = 3 V, AVSS = 0 V, DVDD = 1.8 V, internal VREFP = 2.4 V, VREFN = AVSS, external clock = 2.048 MHz, data rate = 8 kSPS, and gain = 1, unless otherwise noted. PGA Gain Figure 13. Number of Channels Disabled Figure 14. G014 G013 # **TYPICAL CHARACTERISTICS (continued)** All plots are at $T_A$ = +25°C, AVDD = 3 V, AVSS = 0 V, DVDD = 1.8 V, internal VREFP = 2.4 V, VREFN = AVSS, external clock = 2.048 MHz, data rate = 8 kSPS, and gain = 1, unless otherwise noted. #### OVERVIEW The ADS131E0x series are low-power, multichannel, simultaneously-sampling, 24-bit delta-sigma ( $\Delta\Sigma$ ), analog-to-digital converters (ADCs) with an integrated programmable gain amplifier (PGA). This functionality makes these devices well-suited for smart-grid and other industrial power monitor, control, and protection applications. The ADS131E0x devices have a highly-programmable multiplexer that allows for various signal measurements including temperature, supply, and input short. The PGA gain can be chosen from one of five settings (1, 2, 4, 8, and 12). The ADCs in the device offer data rates of 1, 2, 4, 8, 16, 32, and 64 kSPS. Device communication is accomplished using an SPI-compatible interface. The device provides four general-purpose I/O (GPIO) pins for general use. Multiple devices can be synchronized using the START pin. The internal reference can be programmed to either 2.4 V or 4 V. The internal oscillator generates a 2.048-MHz clock. Input over-range or under-range detection can be accomplished by using the integrated comparators, with programmable trigger-point settings. A detailed diagram of the ADS131E0x is shown in Figure 16. Figure 16. Functional Block Diagram #### **REGISTER MAP** Table 3 describes the various ADS131E0x registers. # Table 3. Register Assignments<sup>(1)</sup> | ADDRESS | REGISTER | RESET<br>VALUE<br>(Hex) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |----------------|----------------------|-------------------------|------------|------------|------------|------------|------------|------------|------------|------------| | | gs (Read-Only Regi | ( - , | DII 7 | BITO | ыт | DII 4 | BH 3 | DITZ | ын | BITO | | 00h | ID | | REV ID2 | DEV ID4 | REV ID0 | 1 | 0 | 0 | NIII CHO | NIII CHA | | | | XX | REV_ID2 | REV_ID1 | KEV_IDU | ļ | U | U | NU_CH2 | NU_CH1 | | Global Setting | gs Across Channels | | 1 | | I | | | | I | | | 01h | CONFIG1 | 91 | 1 | DAISY_IN | CLK_EN | 1 | 0 | DR2 | DR1 | DR0 | | 02h | CONFIG2 | E0 | 1 | 1 | 1 | INT_TEST | 0 | TEST_AMP0 | TEST_FREQ1 | TEST_FREQ0 | | 03h | CONFIG3 | 40 | PDB_REFBUF | 1 | VREF_4V | 0 | OPAMP_REF | PDB_OPAMP | 0 | 0 | | 04h | FAULT | 00 | COMP_TH2 | COMP_TH1 | COMP_TH0 | 0 | 0 | 0 | 0 | 0 | | Channel-Spec | ific Settings | | | | | | | | | | | 05h | CH1SET | 10 | PD1 | GAIN12 | GAIN11 | GAIN10 | 0 | MUX12 | MUX11 | MUX10 | | 06h | CH2SET | 10 | PD2 | GAIN22 | GAIN21 | GAIN20 | 0 | MUX22 | MUX21 | MUX20 | | 07h | CH3SET | 10 | PD3 | GAIN32 | GAIN31 | GAIN30 | 0 | MUX32 | MUX31 | MUX30 | | 08h | CH4SET | 10 | PD4 | GAIN42 | GAIN41 | GAIN40 | 0 | MUX42 | MUX41 | MUX40 | | 09h | CH5SET | 10 | PD5 | GAIN52 | GAIN51 | GAIN50 | 0 | MUX52 | MUX51 | MUX50 | | 0Ah | CH6SET | 10 | PD6 | GAIN62 | GAIN61 | GAIN60 | 0 | MUX62 | MUX61 | MUX60 | | 0Bh | CH7SET | 10 | PD7 | GAIN72 | GAIN71 | GAIN70 | 0 | MUX72 | MUX71 | MUX70 | | 0Ch | CH8SET | 10 | PD8 | GAIN82 | GAIN81 | GAIN80 | 0 | MUX82 | MUX81 | MUX80 | | Fault Detect S | Status Registers (Re | ad-Only Reg | jisters) | | | | | | | | | 12h | FAULT_STATP | 00 | IN8P_FAULT | IN7P_FAULT | IN6P_FAULT | IN5P_FAULT | IN4P_FAULT | IN3P_FAULT | IN2P_FAULT | IN1P_FAULT | | 13h | FAULT_STATN | 00 | IN8N_FAULT | IN7N_FAULT | IN6N_FAULT | IN5N_FAULT | IN4N_FAULT | IN3N_FAULT | IN2N_FAULT | IN1N_FAULT | | GPIO and Oth | er Registers | | | | | | • | | | | | 14h | GPIO | 0F | GPIOD4 | GPIOD3 | GPIOD2 | GPIOD1 | GPIOC4 | GPIOC3 | GPIOC2 | GPIOC1 | <sup>(1)</sup> When using multiple register write commands, registers 0Dh, 0Eh, 0Fh, 10h, and 11h must be written to 00h. ## **User Register Description** ## ID: ID Control Register (Factory-Programmed, Read-Only) Address = 00h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |---------|---------|---------|-------|-------|-------|--------|--------| | REV_ID2 | REV_ID1 | REV_ID0 | 1 | 0 | 0 | NU_CH2 | NU_CH1 | This register is programmed during device manufacture to indicate device characteristics. Bits[7:5] REV\_ID[2:0]: Device family identification These bits indicate the device family. 000, 001, 010, 011, 100, 101 = Reserved 110 = ADS131E08 111 = Reserved Bit 4 Must be set to '1' This bit reads high. Bits[3:2] Must be set to '0' These bits read low. Bits[1:0] NU\_CH[2:1]: Factory-programmed device identification bits (read-only) These bits indicate the device version. 00 = 4-channel device 01 = 6-channel device 10 = 8-channel device 11 = Reserved ## **CONFIG1: Configuration Register 1** Address = 01h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |-------|----------|--------|-------|-------|-------|-------|-------|--| | 1 | DAISY_IN | CLK_EN | 1 | 0 | DR2 | DR1 | DR0 | | This register configures each ADC channel sample rate. Bit 7 Must be set to '1' Bit 6 DAISY\_IN: Daisy-chain and multiple read-back mode This bit determines which mode is enabled. 0 = Daisy-chain mode (default) 1 = Multiple read-back mode Bit 5 CLK\_EN: CLK connection<sup>(1)</sup> This bit determines if the internal oscillator signal is connected to the CLK pin when the CLKSEL pin = 1. 0 = Oscillator clock output disabled (default) 1 = Oscillator clock output enabled Bit 4 Must be set to '1' Bit 3 Must be set to '0' Bits[2:0] DR[2:0]: Output data rate These bits determine the output data rate and resolution. See Table 4 for details. Modulator clock $f_{MOD} = f_{CLK} / 2$ . Where $f_{MOD} = 1.024$ MHz. (1) Additional power is consumed when driving external devices. #### **Table 4. Data Rate Settings** | DR{2:0] | RESOLUTION | DATA RATE (kSPS) | |---------|---------------|------------------| | 000 | 16-bit output | 64 | | 001 | 16-bit output | 32 (default) | | 010 | 24-bit output | 16 | | 011 | 24-bit output | 8 | | 100 | 24-bit output | 4 | | 101 | 24-bit output | 2 | | 110 | 24-bit output | 1 | | 111 | Do not use | NA | ## CONFIG2: Configuration Register 2 Address = 02h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|----------|-------|-----------|------------|------------| | 1 | 1 | 1 | INT_TEST | 0 | TEST_AMP0 | TEST_FREQ1 | TEST_FREQ0 | This register configures the test signal generation. See the *Input Multiplexer* section for more details. Bits[7:5] Must be set to '1' Bit 4 **INT\_TEST: Test source** > This bit determines the source for the Test signal. 0 = Test signals are driven externally (default) 1 = Test signals are generated internally Bit 3 Must be set to '0' Bit 2 TEST\_AMP: Test signal amplitude These bits determine the Calibration signal amplitude. $0 = 1 \times -(VREFP - VREFN) / 2400 (default)$ $1 = 2 \times -(VREFP - VREFN) / 2400$ Bits[1:0] TEST\_FREQ[1:0]: Test signal frequency These bits determine the calibration signal frequency. 00 = Pulsed at $f_{CLK}$ / $2^{21}$ (default) 01 = Pulsed at $f_{CLK}$ / $2^{20}$ 10 = Not used 11 = At dc ## CONFIG3: Configuration Register 3 Address = 03h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------------|-------|---------|-------|-----------|-----------|-------|-------| | PDB_REFBUF | 1 | VREF_4V | 0 | OPAMP_REF | PDB_OPAMP | 0 | 0 | This register configures the multireference operation. Bit 7 PDB\_REFBUF: Power-down reference buffer This bit determines the power-down reference buffer state. 0 = Power-down internal reference buffer (default) 1 = Enable internal reference buffer Bit 6 Must be set to '1' Default is '1' at power-up. Bit 5 VREF\_4V: Reference voltage This bit determines the reference voltage, VREFP. 0 = VREFP is set to 2.4 V (default) 1 = VREFP is set to 4 V (use only with a 5-V analog supply) Bit 4 Must be set to '0' Bit 3 OPAMP\_REF: Op amp reference This bit determines whether the op amp noninverting input connects to the OPAMPP pin or to the internally-derived 1/2 supply (AVDD + AVSS) / 2. 0 = Noninverting input connected to the OPAMPP pin (default) 1 = Noninverting input connected to (AVDD + AVSS) / 2 Bit 2 PDB\_OPAMP: Op amp power down This bit determines the power-down reference buffer state. 0 = Power-down op amp (default) 1 = Enable op amp Bits[1:0] Must be set to '0' ## FAULT: Fault Detect Control Register Address = 04h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |----------|----------|----------|-------|-------|-------|-------|-------|---| | COMP_TH2 | COMP_TH1 | COMP_TH0 | 0 | 0 | 0 | 0 | 0 | 1 | This register configures the fault detection operation. #### Bits[7:5] COMP\_TH[2:0]: Fault detect comparator threshold These bits determine the fault detect comparator threshold level setting. See the *Fault Detection* section for a detailed description. #### Comparator high-side threshold 000 = 95% (default) 001 = 92.5% 010 = 90% 011 = 87.5% 100 = 85% 101 = 80% 110 = 75% 111 = 70% ## Comparator low-side threshold 000 = 5% (default) 001 = 7.5% 010 = 10% 011 = 12.5% 100 = 15% 101 = 20% 110 = 25% 110 = 25%111 = 30% Bits[4:0] Must be set to '0' ## CHnSET: Individual Channel Settings (n = 1 to 8) Address = 05h to 0Ch | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|--------|--------|--------|-------|-------|-------|-------| | PDn | GAINn2 | GAINn1 | GAINn0 | 0 | MUXn2 | MUXn1 | MUXn0 | This register configures the power mode, PGA gain, and multiplexer settings channels. See the *Input Multiplexer* section for details. CH[2:8]SET are similar to CH1SET, corresponding to the respective channels (refer to Table 3). Bit 7 PDn: Power-down (n = individual channel number) This bit determines the channel power mode for the corresponding channel. 0 = Normal operation (default) 1 = Channel power-down Bits[6:4] GAINn[2:0]: PGA gain (n = individual channel number) These bits determine the PGA gain setting. 000 = Do not use 001 = 1 (default) 010 = 2 011 = Do not use 100 = 4 101 = 8 110 = 12 111 = Do not use Bit 3 Must be set to '0' Bits[2:0] MUXn[2:0]: Channel input (n = individual channel number) These bits determine the channel input selection. 000 = Normal input (default) 001 = Input shorted (for offset or noise measurements) 010 = Do not use 011 = MVDD for supply measurement 100 = Temperature sensor 101 = Test signal 110 = Do not use 111 = Do not use #### FAULT\_STATP: Fault Detect Positive Input Status Address = 12h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | IN8P_FAULT | IN7P_FAULT | IN6P_FAULT | IN5P_FAULT | IN4P_FAULT | IN3P_FAULT | IN2P_FAULT | IN1P_FAULT | This register stores the status of whether the positive input on each channel has a fault or not. See the *Fault Detection* section for details. ## FAULT\_STATN: Fault Detect Negative Input Status Address = 13h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |------------|------------|------------|------------|------------|------------|------------|------------|---| | IN8N_FAULT | IN7N_FAULT | IN6N_FAULT | IN5N_FAULT | IN4N_FAULT | IN3N_FAULT | IN2N_FAULT | IN1N_FAULT | ì | This register stores the status of whether the negative input on each channel has a fault or not. See the *Fault Detection* section for details. #### GPIO: General-Purpose IO Register Address = 14h | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | GPIOD4 | GPIOD3 | GPIOD2 | GPIOD1 | GPIOC4 | GPIOC3 | GPIOC2 | GPIOC1 | This register controls the action of the three GPIO pins. #### Bits[7:4] GPIOD[4:1]: GPIO data These bits are used to read and write data to the GPIO ports. When reading the register, the data returned correspond to the state of the GPIO external pins, whether they are programmed as inputs or outputs. As outputs, a write to the GPIOD sets the output value. As inputs, a write to the GPIOD has no effect. #### Bits[3:0] GPIOC[4:1]: GPIO control (corresponding to GPIOD) These bits determine if the corresponding GPIOD pin is an input or output. 0 = Output 1 = Input (default) #### THEORY OF OPERATION This section contains details of the ADS131E0x internal functional elements. The SPI interface and commands are discussed first, followed by power-up information and analog details. Information on implementing power monitoring specific applications and PCB layout guidelines are covered towards the end of this document. Throughout this document, $f_{CLK}$ denotes the signal frequency at the CLK pin, $t_{CLK}$ denotes the signal period at the CLK pin, $f_{DR}$ denotes the output data rate, $t_{DR}$ denotes the output data time period, and $f_{MOD}$ denotes the frequency at which the modulator samples the input. #### **SPI INTERFACE** The SPI-compatible serial interface consists of four signals: $\overline{\text{CS}}$ , SCLK, DIN, and DOUT. The interface reads conversion data, reads and writes registers, and controls the ADS131E0x operation. The $\overline{\text{DRDY}}$ output is used as a status signal to indicate when ADC data is ready for readback. $\overline{\text{DRDY}}$ goes low when new data are available. # Chip Select (CS) Chip select $(\overline{CS})$ selects the ADS131E0x for SPI communication. $\overline{CS}$ must remain low for the entire serial communication duration. After the serial communication is finished, four or more $t_{CLK}$ cycles must elapse before taking $\overline{CS}$ high. When $\overline{CS}$ is taken high, the serial interface is reset, SCLK and DIN are ignored (1), and $\overline{DOUT}$ enters a high-impedance state. $\overline{DRDY}$ asserts when data conversion is complete, regardless of whether $\overline{CS}$ is high or low. #### Serial Clock (SCLK) SCLK is the serial peripheral interface (SPI) serial clock. It is used to shift in commands and shift out data from the device. The serial clock (SCLK) features a Schmitt-triggered input and clocks data on the DIN and DOUT pins into and out of the ADS131E0x. Care should be taken to prevent glitches on SCLK while $\overline{\text{CS}}$ is low. Glitches as small as 1 ns wide could be interpreted as a valid serial clock. After eight serial clock events, the ADS131E0x assume an instruction $\underline{\text{must}}$ be interrupted and executed. If it is suspected that instructions are being interrupted erroneously, toggle $\overline{\text{CS}}$ high and back low to return the chip to normal operation. For a single device, the minimum speed needed for SCLK depends on the number of channels, number of bits of resolution, and output data rate. (For multiple cascaded devices, see the *Standard Mode* subsection of the *Multiple Device Configuration* section.) The SCLK rate limitation, as described by Equation 1, applies to RDATAC mode. $t_{SCLK} < (t_{DR} - 4 t_{CLK}) / (N_{BITS}N_{CHANNELS} + 24)$ - N<sub>BITS</sub> = resolution of data for current data rate; 16 or 24 - N<sub>CHANNELS</sub> = number of channels available for the device (not number of channels enabled; valid values are 4, 6, or 8) For example, if the ADS131E0x is used in an 8-kSPS mode (eight channels, 24-bit resolution), the minimum SCLK speed is 1.755 MHz. Data retrieval can be done either by putting the device in RDATAC mode or by issuing an RDATA command for data on demand. The SCLK rate limitation, as described by Equation 1, applies to RDATAC mode. For the RDATA command, the limitation applies if data must be read in between two consecutive DRDY signals. The above calculation assumes that there are no other commands issued in between data captures. (1) When using the device in a multi-chip SPI bus configuration, a condition exists where SCLK clears DRDY even when CS is high. See Figure 27 for more details. #### SCLK Clocking Options As shown in Figure 17, the ADS131E0x devices have two different SCLK clocking options, depending on the SCLK speed. The choice between the different methods is determined to maintain the decode timing specification shown in Figure 1 for multiple byte commands. Figure 17. SCLK Clocking Modes In the first method, SCLK is transmitted in 8-bit bursts with a gap between bursts to maintain the $t_{\text{SDECODE}}$ timing specification shown in Figure 1. The absolute maximum SCLK limit is specified in the *Serial Interface Timing* table. For SCLK speeds that meet the $t_{\text{SDECODE}}$ timing requirement, SCLK is transmitted in a continuous stream when $\overline{\text{CS}}$ is low. This method is not to be confused with a free-running SCLK, where SCLK operates when $\overline{\text{CS}}$ is high. Free-running SCLK operation is not supported by this device. Figure 17 shows the difference between the two SCLK clocking options for this device. #### Data Input (DIN) The data input pin (DIN) is used along with SCLK to communicate with the ADS131E0x (opcode commands and register data). The device latches data on DIN on the SCLK falling edge. #### **Data Output (DOUT)** The data output pin (DOUT) is used with SCLK to read conversion and register data from the ADS131E0x. Data on DOUT is shifted out on the SCLK rising edge. DOUT goes to a high-impedance state when $\overline{\text{CS}}$ is high. In read data continuous mode (see the *SPI Command Definitions* section for more details), the DOUT output line also indicates when new data are available. This feature can be used to minimize the number of connections between the device and system controller. Figure 18 shows the ADS131E0x data output protocol. NOTE: N SCLKs = (N bits)(N channels) + 24 bits. N-bit is dependent upon the DR[2:0] registry bit settings (N = 16 or 24). Figure 18. ADS131E0x SPI Bus Data Output (Eight Channels) #### **SPI COMMAND DEFINITIONS** The ADS131E0x provide flexible configuration control. The opcode commands, summarized in Table 5, control and configure device operation. The opcode commands are stand-alone, except for the register read and register write operations that require a second command byte to include additional data. $\overline{CS}$ can be taken high or held low between opcode commands but must stay low for the entire command operation (especially for multibyte commands). System opcode commands and the RDATA command are decoded by the ADS131E0x on the seventh SCLK falling edge. The register read and write opcodes are decoded on the eighth SCLK falling edge. Be sure to follow SPI timing requirements when pulling $\overline{CS}$ high after issuing a command. **Table 5. Command Definitions** | COMMAND | DESCRIPTION | FIRST BYTE | SECOND BYTE | |------------------|-------------------------------------------------------------------------------------|----------------------------------------|----------------------------------| | System Comman | nds | | | | WAKEUP | Wake-up from standby mode | 0000 0010 (02h) | | | STANDBY | Enter standby mode | 0000 0100 (04h) | | | RESET | Reset the device | 0000 0110 (06h) | | | START | Start or restart (synchronize) conversions | 0000 1000 (08h) | | | STOP | Stop conversion | 0000 1010 (0Ah) | | | OFFSETCAL | Channel offset calibration | 0001 1010 (1Ah) | | | Data Read Comm | nands | | | | RDATAC | Enable Read Data Continuous mode.<br>This mode is the default mode at power-up. (1) | 0001 0000 (10h) | | | SDATAC | Stop Read Data Continuously mode | 0001 0001 (11h) | | | RDATA | Read data by command; supports multiple read back. | 0001 0010 (12h) | | | Register Read Co | ommands | | | | RREG | Read <i>n nnnn</i> registers starting at address <i>r rrrr</i> | 001 <i>r rrrr</i> (2xh) <sup>(2)</sup> | 000 <i>n nnnn</i> <sup>(2)</sup> | | WREG | Write <i>n nnnn</i> registers starting at address <i>r rrrr</i> | 010 <i>r rrrr</i> (4xh) <sup>(2)</sup> | 000 <i>n nnnn</i> <sup>(2)</sup> | <sup>(1)</sup> When in RDATAC mode, the RREG command is ignored. #### **WAKEUP: Exit STANDBY Mode** This opcode exits low-power standby mode; see the *STANDBY: Enter STANDBY Mode* subsection of the *SPI Command Definitions* section. Be sure to allow enough time for all circuits in shutdown mode to power up (see the Electrical Characteristics for details). **There are no SCLK rate restrictions for this command and it can be issued at any time.** Any following command must be sent after 4 t<sub>CLK</sub> cycles. #### **STANDBY: Enter STANDBY Mode** This opcode command enters low-power standby mode. All parts of the circuit are shut down except for the reference section. The standby mode power consumption is specified in the Electrical Characteristics. There are no SCLK rate restrictions for this command and it can be issued at any time. Do not send any other command other than the wakeup command after the device enters standby mode. ## **RESET**: Reset Registers to Default Values This command resets the digital filter cycle and returns all register settings to default values. See the *Reset (RESET)* subsection of the *SPI Interface* section for more details. There are no SCLK rate restrictions for this command and it can be issued at any time. It takes 18 t<sub>CLK</sub> cycles to execute the RESET command. Avoid sending any commands during this time. <sup>(2)</sup> *n nnnn* = number of registers to be read or written – 1. For example, to read or write three registers, set *n nnnn* = 0 (0010). *r rrrr* = starting register address for read and write opcodes. #### **START: Start Conversions** This opcode starts data conversions. Tie the START pin low to control conversions by command. If conversions are in progress, this command has no effect. The STOP opcode command is used to stop conversions. If the START command is immediately followed by a STOP command, then have a gap of 4 t<sub>CLK</sub> cycles between them. When the START opcode is sent to the device, keep the START pin low until the STOP command is issued. (See the *START* subsection of the *SPI Interface* section for more details.) There are no SCLK rate restrictions for this command and it can be issued at any time. #### **STOP: Stop Conversions** This opcode stops conversions. Tie the START pin low to control conversions by command. When the STOP command is sent, the conversion in progress completes and further conversions are stopped. If conversions are already stopped, this command has no effect. There are no SCLK rate restrictions for this command and it can be issued at any time. #### **OFFSETCAL: Channel Offset Calibration** This command is used to cancel the channel offset. OFFSETCAL must be executed every time there is a change in PGA gain settings. When the OFFSETCAL command is issued, the device configures itself to the lowest data rate (DR = xxx, 1 kSPS) and performs the following steps for each channel: - Reset digital filter, requires filter settling time = 4 t<sub>DR</sub> - Device collects 16 data points for calibration = 15 t<sub>DR</sub> Total calibration time = $(19 t_{DR} \times N) + 1$ ms for the buffer, where N = device number of channels. For example, the ADS131E08 total time = $(19 t_{DR} \times 8) + 1$ ms = 153 ms. #### RDATAC: Read Data Continuous This opcode enables the conversion data output on each $\overline{DRDY}$ without the need to issue subsequent read data opcodes. This mode places the conversion data in the output register and may be shifted out directly. The read data continuous mode is the default mode of the device on power-up. RDATAC mode is cancelled by the Stop Read Data Continuous (SDATAC) command. If the device is in RDATAC mode, an SDATAC command must be issued before any other commands can be sent to the device. There are no SCLK rate restrictions for this command. However, subsequent data retrieval SCLKs or the SDATAC opcode command should wait at least 4 $t_{CLK}$ cycles for the command to execute. RDATAC timing is shown in Figure 19. There is a *keep out* zone of 4 $t_{CLK}$ cycles around the $\overline{DRDY}$ pulse where this command cannot be issued in. If no data is retrieved from the device, DOUT and $\overline{DRDY}$ behave similarly in this mode. To retrieve data from the device after the RDATAC command is issued, make sure either the START pin is high or the START command is issued. Figure 19 shows the recommended way to use the RDATAC command. RDATAC is ideally-suited for applications such as data loggers or recorders where registers are set once and do not need to be reconfigured. (1) $t_{UPDATE} = 4 / f_{CLK}$ . Do not read data during this time. Figure 19. RDATAC Usage 24 #### **SDATAC: Stop Read Data Continuous** This opcode cancels the Read Data Continuous mode. There are no SCLK rate restrictions for this command, but the following command must wait for $4 t_{CLK}$ cycles to execute. #### **RDATA: Read Data** Issue this command after $\overline{DRDY}$ goes low to read the conversion result (in Stop Read Data Continuous mode). There are no SCLK rate restrictions for this command, and there is no wait time needed for subsequent commands or data retrieval SCLKs. To retrieve data from the device after the RDATA command is issued, make sure either the START pin is high or the START command is issued. When reading data with the RDATA command, the read operation can overlap the next $\overline{DRDY}$ occurrence without data corruption. Figure 20 shows the recommended way to use the RDATA command. RDATA is best suited for systems where register settings must be read or changed often between conversion cycles. Figure 20. RDATA Usage #### **Sending Multibyte Commands** The ADS131E0x serial interface decodes commands in bytes and requires 4 t<sub>CLK</sub> cycles to decode and execute (see Figure 1 for more details). This may place restrictions on the SCLK timing and operational mode as discussed in SCLK Clocking Options. For example: Assuming CLK is 2.048 MHz, then $t_{SDECODE}$ (4 $t_{CLK}$ ) is 1.96 $\mu$ s. When SCLK is 16 MHz, one byte can be transferred in 500 ns. This byte transfer time does not meet the $t_{SDECODE}$ specification; therefore, a delay must be inserted so the end of the second byte arrives 1.46 $\mu$ s later. If SCLK is 4 MHz, one byte is transferred in 2 $\mu$ s. Because this transfer time exceeds the $t_{SDECODE}$ specification, the processor can send subsequent bytes without delay. In this later scenario, the serial port can be programmed to move from single-byte transfers per cycle to multiple bytes (see SCLK Clocking Options). #### RREG: Read From Register This opcode reads the contents of one or more device control registers. When the device is in read data continuous mode, an SDATAC command must be issued before the RREG command can be issued. The RREG command can be issued at any time. The Register Read command is a two-byte opcode on DIN followed by the register data output on DOUT. The opcode is constructed as follows: First opcode byte: 001*r rrrr*, where *r rrrr* is the starting register address. Second opcode byte: 000n nnnn, where n nnnn is the number of registers to read -1. The 17<sup>th</sup> SCLK rising edge of the operation clocks out the MSB of the first register, as shown in Figure 21. However, because this command is a multibyte command, there are SCLK rate restrictions depending on how the SCLKs are issued. See the *Serial Clock (SCLK)* subsection of the *SPI Interface* section for more details. Note that $\overline{CS}$ must be low for the entire command. Figure 21. RREG Command Example: Read Two Registers Starting from Register 00h (ID Register) (OPCODE 1 = 0010 0000, OPCODE 2 = 0000 0001) #### WREG: Write to Register This opcode writes data to one or more device control registers. The Register Write command is a two-byte opcode followed by the register data input. The opcode is constructed as follows: First opcode byte: 010*r rrrr*, where *r rrrr* is the starting register address. Second opcode byte: 000n nnnn, where n nnnn is the number of registers to write -1. After the opcode bytes, the register data follows (in MSB-first format), as shown in Figure 22. For multiple register writes that span reserved registers (0Dh - 11h), these registers must be included in the register count and default setting of the reserved register must be written. The WREG command can be issued at any time. However, because this command is a multibyte command, there are SCLK rate restrictions depending on how the SCLKs are issued. See the Serial Clock (SCLK) subsection of the SPI Interface section for more details. Note that $\overline{\text{CS}}$ must be low for the entire command. Figure 22. WREG Command Example: Write Two Registers Starting from 00h (ID Register) (OPCODE 1 = 0100 0000, OPCODE 2 = 0000 0001) #### POWER-UP SEQUENCING Before device power-up, all digital and analog inputs must be low. At power-up, these signals should remain low until the power supplies have stabilized. Execute a digital power-on reset ( $t_{POR}$ ) to initialize the digital portion of the chip when the supply voltages reach the final value. The RESET pin or RESET command should be issued after $t_{POR}$ or after VCAP1 voltage is greater than 1.1 V, whichever time is longer. - t<sub>POR</sub> is described in Table 6. - The VCAP1 pin charge time is set by the RC time constant; see Figure 44. After releasing RESET, the configuration registers must be programmed (see the CONFIG1: Configuration Register 1 subsection of the Register Map section for details) to the desired settings. - (1) Timing to reset pulse is tPOR or after tBG, whichever is longer. - (2) When using an external clock, t<sub>POR</sub> timing does not start until CLK is valid. Figure 23. Power-Up Timing Diagram Table 6. Power-Up Sequence Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |------------------|---------------------------------|-----------------|-----|-----|------------------| | t <sub>POR</sub> | Wait after power-up until reset | 2 <sup>18</sup> | | | t <sub>CLK</sub> | | t <sub>RST</sub> | Reset low width | 1 | | | t <sub>CLK</sub> | ## **DATA ACQUISITION** This section describes the data acquisition process in relation to the START and $\overline{DRDY}$ pins, settled data, and data readback. ## **START** The START pin must be set high (for a minimum of 2 $t_{CLK}$ s) or the START command sent to begin <u>conversions</u>. When START is low, or if the START command is not sent, the device does not issue a DRDY signal (conversions are halted). When using the START opcode to control conversion, hold the START pin low. In multiple device configurations the START pin is used to synchronize devices (see the *Multiple Device Configuration* subsection of the *SPI Interface* section for more details). #### Settling Time The settling time (t<sub>SETTLE</sub>) is the time required for the converter to output fully-settled data when the START signal is pulled high. #### START Pin Low-to-High Transition or START Command Sent When START is pulled high or when the START command is sent, the device ADCs are actively converting the input signals and $\overline{DRDY}$ is pulled high. The next $\overline{DRDY}$ falling edge indicates that data are ready. Figure 24 shows the timing diagram and Table 7 shows the settling time for different data rates. The settling time depends on $f_{CLK}$ and the decimation ratio (controlled by the DR[2:0] bits in the CONFIG1 register). Table 8 shows the settling time as a function of $t_{CLK}$ . Figure 24. Settling Time For Initial Conversion Table 7. Settling Time for Different Data Rates | DR[2:0] | SETTLING TIME | UNIT | |---------|---------------|------------------| | 000 | 152 | t <sub>CLK</sub> | | 001 | 296 | t <sub>CLK</sub> | | 010 | 584 | t <sub>CLK</sub> | | 011 | 1160 | t <sub>CLK</sub> | | 100 | 2312 | t <sub>CLK</sub> | | 101 | 4616 | t <sub>CLK</sub> | | 110 | 9224 | t <sub>CLK</sub> | ## START High and Input Signal Step Note that when START is held high (the converter is already converting) and there is a step change in the input signal, a delay of 3 t<sub>DR</sub> is required for the output data to settle. Settled data are available on the fourth DRDY pulse. Note that data are available to read at each DRDY low transition, but can be ignored. Figure 25. Settling Time For Input Transient # Data Ready (DRDY) DRDY is an output signal that transitions low to indicate new conversion data is ready. The $\overline{CS}$ signal has no effect on the data ready signal. $\overline{DRDY}$ behavior is determined by whether the device is in RDATAC mode or the RDATA command is being used to read data on demand. (See the RDATAC: Read Data Continuous and RDATA: Read Data subsections of the SPI Command Definitions section for further details). When reading data with the RDATA command, the read operation can overlap the next $\overline{\text{DRDY}}$ occurrence without data corruption. The START pin or the START command is used to place the device either in normal data capture mode or pulse data capture mode. Figure 26 shows the relationship between DRDY, DOUT, and SCLK during data retrieval. DOUT is latched out at the SCLK rising edge; DRDY is pulled high at the SCLK falling edge. Note that DRDY goes high on the first SCLK falling edge regardless of whether data are being retrieved from the device or a command is being sent through the DIN pin. The data starts from the MSB of the Status word and then proceeds to the ADC channel data in sequential order (ie Channel 1, Channel 2, ..., Channel X). Channels that are powered down will still have a position in the data stream, however the data is not valid and should be ignored. Figure 26. $\overline{DRDY}$ with Data Retrieval ( $\overline{CS} = 0$ ) One consideration with the SCLK signal is that the $\overline{DRDY}$ signal is cleared on the first SCLK falling edge, regardless of the state of $\overline{CS}$ . No data are clocked out, but the $\overline{DRDY}$ signal is cleared. This condition should be taken in consideration if the SPI bus is used to communicate with other devices on the same bus. Figure 27 shows a timing diagram for this multiplexing. Figure 27. DRDY and SCLK Behavior for SPI Bus Multiplexing #### **Data Retrieval** Data retrieval can be accomplished in one of two methods. The read data continuous command (see the RDATAC: Read Data Continuous section) can be used to set the device in a mode to read the data continuously without the requirement to send opcodes. The read data command (see the RDATA: Read Data section) can be used to read just one data output from the device (see the SPI Command Definitions section for more details). The conversion data is read out serially on DOUT. The MSB of the STATUS word is clocked out on the first SCLK rising edge, followed by the ADC Channel data. DRDY returns to high on the first SCLK falling edge. DIN should remain low for the entire read operation. #### STATUS Word The ADS131E0x data readback is preceded by a status word that provides information on the state of the ADC. The STATUS word is 24 bits long and contains the values for FAULT\_STATP, FAULT\_STATN, and part of the GPIO registers. The content alignment is shown in Figure 28 Figure 28. STATUS Word Content #### NOTE The STATUS word length is **always** 24 bits. The length does not change for 32- and 64-kSPS data rates. #### Readback Length The number of bits in the data output depends on the number of channels and the number of bits per channel. The data format for each channel data are twos complement and MSB first. For the ADS131E0x with 32- and 64-kSPS data rates, the number of data bits is: 24 status bits + 16 bits per channel $\times$ 8 channels = 152 bits. For all other data rates, the number of data bits is: 24 status bits + 24 bits per channel × 8 channels = 216 bits. When channels are powered down using the user register setting, the corresponding channel output is set to '0'. However, the sequence of channel outputs remains the same. The ADS131E04 outputs four data channels and the ADS131E06 outputs six data channels. The ADS131E0x also provide a multiple readback feature. Data can be read out multiple times by simply providing more SCLKs, in which case the MSB data byte repeats after reading the last byte. The DAISY\_IN bit in the CONFIG1 register must be set to '1' for multiple readbacks. #### Data Format The ADS131E0x output resolution is dependent upon the DR[2:0] bit setting in the CONFIG1 register. When DR[2:0] = 000 or 001, the 16 bits of data per channel are sent in binary twos complement format, MSB first. The LSB has a weight of $V_{REF}$ / ( $2^{15}$ – 1). A positive full-scale input produces an output code of 7FFFh and the negative full-scale input produces an output code of 8000h. The output clips at these codes for signals exceeding full-scale. Table 8 summarizes the ideal output codes for different input signals. All 16 bits toggle when the analog input is at positive or negative full-scale. Table 8. Ideal Output Code versus Input Signal, LSB Weight = $V_{REF} / (2^{15} - 1)$ | INPUT SIGNAL, V <sub>IN</sub><br>(AINP – AINN) | IDEAL OUTPUT CODE(1)(2) | |------------------------------------------------|-------------------------| | ≥ V <sub>REF</sub> | 7FFFh | | +V <sub>REF</sub> / (2 <sup>15</sup> – 1) | 0001h | | 0 | 0000h | | -V <sub>REF</sub> / (2 <sup>15</sup> - 1) | FFFFh | | $\leq -V_{REF} (2^{15} / 2^{15} - 1)$ | 8000h | <sup>(1)</sup> Assumes gain = 1. When DR[2:0] = 010, 011, 100, 101, or 110, the ADS131E0x outputs 24 bits of data per channel in binary twos complement format, MSB first. The LSB has a weight of $V_{REF}$ / ( $2^{23}$ – 1). A positive full-scale input produces an output code of 7FFFFFh and the negative full-scale input produces an output code of 800000h. The output clips at these codes for signals exceeding full-scale. Table 9 summarizes the ideal output codes for different input signals. Table 9. Ideal Output Code versus Input Signal, LSB Weight = $V_{REF}$ / (2<sup>23</sup> – 1) | INPUT SIGNAL, V <sub>IN</sub><br>(AINP – AINN) | IDEAL OUTPUT CODE | |------------------------------------------------|-------------------| | ≥ V <sub>REF</sub> | 7FFFFh | | +V <sub>REF</sub> / (2 <sup>23</sup> – 1) | 000001h | | 0 | 000000h | | -V <sub>REF</sub> / (2 <sup>23</sup> - 1) | FFFFFh | | $\leq -V_{REF} (2^{23} / 2^{23} - 1)$ | 800000h | <sup>(2)</sup> Excludes effects of noise, linearity, offset, and gain error. #### **Continuous Data Mode** Conversions begin when the START pin is taken high or when the START opcode command is sent. As seen in Figure 29, the DRDY output goes high when conversions are started and then goes low when data is available. Conversions continue indefinitely until the START pin is taken low or the STOP opcode command is transmitted. When the START pin is pulled low or the stop command is issued, the conversion in progress is allowed to complete. Figure 30 and Table 10 show the required DRDY timing to the START pin and the START and STOP opcode commands when controlling conversions in this mode. To keep the converter running continuously, the START pin can be permanently tied high. (1) START and STOP opcode commands take effect on the seventh SCLK falling edge. Figure 29. Continuous Conversion Mode (1) START and STOP commands take effect on the seventh SCLK falling edge at the end of the opcode transmission. Figure 30. START to DRDY Timing Table 10. Timing Characteristics for Figure 30<sup>(1)</sup> | SYMBOL | DESCRIPTION | MIN | UNIT | |-------------------|-----------------------------------------------------------------------------|-----|--------------------| | t <sub>SDSU</sub> | START pin low or STOP opcode to DRDY setup time to halt further conversions | 16 | ½ f <sub>MOD</sub> | | t <sub>DSHD</sub> | START pin low or STOP opcode to complete current conversion | 16 | ½ f <sub>MOD</sub> | (1) START and STOP commands take effect on the seventh SCLK falling edge at the end of the opcode transmission. #### **Setting the Device for Basic Data Capture** This section outlines the procedure to configure the device in a basic state and capture data. This procedure is intended to put the device in a data sheet condition to check if the device is working properly in the user system. It is recommended that this procedure be followed initially to get familiar with the device settings. When this procedure is verified, the device can be configured as needed. For details on the timings for commands refer to the appropriate sections in the data sheet. The flow chart of Figure 31 details the initial ADS131E0x configuration and setup. Submit Documentation Feedback Figure 31. Initial Flow at Power-Up #### **DIGITAL FUNCTIONALITY** #### **GPIO** The ADS131E0x devices have a total of four general-purpose digital I/O (GPIO) pins available in the normal mode of operation. The digital I/O pins are individually configurable as either inputs or outputs through the GPIOC bits register. The GPIOD bits in the GPIO register indicate the level of the pins. When reading the GPIOD bits, the data returned are the logic level of the pins, whether they are programmed as inputs or outputs. When the GPIO pin is configured as an input, a write to the corresponding GPIOD bit has no effect. When configured as an output, a write to the GPIOD bit sets the output value. If configured as inputs, these pins must be driven (do not float). The GPIO pins are set as inputs after power-on or after a reset. Figure 32 shows the GPIO port structure. The pins should be shorted to DGND if not used. Figure 32. GPIO Port Pin # Power-Down (PWDN) When $\overline{PWDN}$ is pulled low, all on-chip circuitry is powered down. To exit power-down mode, take the $\overline{PWDN}$ pin high. Upon exiting from power-down mode, the internal oscillator and the reference require time to wake up. It is recommended that during power-down the external clock is shut down to save power. ## Reset (RESET) There are two methods to reset the ADS131E0x: pull the $\overline{RESET}$ pin low, or send the $\overline{RESET}$ opcode command. When using the $\overline{RESET}$ pin, driving the pin low forces the device into reset. Make sure to follow the minimum pulse width timing specifications before taking the $\overline{RESET}$ pin back high. The $\overline{RESET}$ command takes effect on the eighth SCLK falling edge of the opcode command. After the device is reset, it takes 18 $t_{CLK}$ cycles to complete initialization of the configuration registers to the default states and start the conversion cycle. Note that an internal $\overline{RESET}$ is automatically issued to the digital filter whenever the CONFIG1 register is set to a new value with a WREG command. #### **Digital Decimation Filter** The digital filter receives the modulator output and decimates the data stream. By adjusting the amount of filtering, tradeoffs can be made between resolution and data rate: filter more for higher resolution, filter less for higher data rates. Higher data rates are typically used in power applications that implement software phase adjustment. The digital filter on each channel consists of a third-order sinc filter. The decimation ratio on the sinc filters can be adjusted by the DR bits in the CONFIG1 register (see the *Register Map* section for details). This setting is a global setting that affects all channels and, therefore, all channels operate at the same data rate in the device. #### Sinc Filter Stage (sinx / x) The sinc filter is a variable decimation rate, third-order, low-pass filter. Data are supplied to this section of the filter from the modulator at the rate of $f_{MOD}$ . The sinc filter attenuates the high-frequency modulator noise, then decimates the data stream into parallel data. The decimation rate affects the overall converter data rate. Submit Documentation Feedback Equation 2 shows the scaled sinc filter Z-domain transfer function. $$|H(z)| = \left| \frac{1 - Z^{-N}}{1 - Z^{-1}} \right|^{3}$$ (2) The sinc filter frequency domain transfer function is shown in Equation 3. $$H(f) \mid = \frac{\sin\left(\frac{N\pi f}{f_{MOD}}\right)}{N \times \sin\left(\frac{\pi f}{f_{MOD}}\right)}$$ where: $$N = decimation ratio (3)$$ The sinc filter has notches (or zeroes) that occur at the output data rate and multiples thereof. At these frequencies, the filter has infinite attenuation. Figure 33 shows the sinc filter frequency response and Figure 34 shows the sinc filter roll-off. With a step change at the input, the filter takes 3 $t_{DR}$ to settle. After a rising edge of the START signal, the filter takes $t_{SETTLE}$ time to output settled data. The filter settling times at various data rates are discussed in the START subsection of the SPI Interface section. Figure 35 and Figure 36 show the filter transfer function until $t_{MOD}$ / 2 and $t_{MOD}$ / 16, respectively, at different data rates. Figure 37 shows the transfer function extended until 4 $t_{MOD}$ . It can be seen that the ADS131E0x passband repeats itself at every $t_{MOD}$ . The input R-C antialiasing filters in the system should be chosen such that any interference in frequencies around multiples of $t_{MOD}$ are attenuated sufficiently. Figure 33. Sinc Filter Frequency Response Figure 34. Sinc Filter Roll-Off 0 DR[2:0] = 110 -20 DR[2:0] = 000-40 Gain (dB) -60 -80 -100 -120-1400 0.01 0.02 0.03 0.04 0.05 0.06 0.07 Normalized Frequency (f<sub>IN</sub>/f<sub>MOD</sub>) Figure 35. Transfer Function of On-Chip Decimation Filters Until f<sub>MOD</sub> / 2 Figure 36. Transfer Function of On-Chip Decimation Filters Until f<sub>MOD</sub> / 16 Figure 37. Transfer Function of On-Chip Decimation Filters Until 4 $f_{MOD}$ for DR[2:0] = 000 and DR[2:0] = 110 ## Clock The ADS131E0x provide two different device clocking methods: internal and external. Internal clocking is ideally suited for low-power, battery-powered systems. The internal oscillator is trimmed for accuracy at room temperature. Accuracy varies over the specified temperature range; refer to the Electrical Characteristics for details. Clock selection is controlled by the CLKSEL pin and the CLK\_EN register bit. The CLKSEL pin selects either the internal or external clock. The CLK\_EN bit in the CONFIG1 register enables and disables the oscillator clock to be output in the CLK pin. A truth table for these two pins is shown in Table 11. The CLK\_EN bit is useful when multiple devices are used in a daisy-chain configuration. It is recommended that during power-down the external clock be shut down to save power. Table 11. CLKSEL Pin and CLK EN Bit | CLKSEL PIN | CONFIG1.CLK_EN<br>BIT | CLOCK SOURCE | CLK PIN STATUS | |------------|-----------------------|---------------------------|-----------------------------------| | 0 | X | External clock | Input: external clock | | 1 | 0 | Internal clock oscillator | 3-state | | 1 | 1 | Internal clock oscillator | Output: internal clock oscillator | ### ANALOG FUNCTIONALITY #### **EMI Filter** An RC filter at the input acts as an EMI filter on all channels. The -3-dB filter bandwidth is approximately 3 MHz. ## **Input Multiplexer** The ADS131E0x input multiplexers are very flexible and provide many configurable signal switching options. Figure 38 shows a diagram of the multiplexer on a single channel of the device. VINP and VINN are separate for each of the eight blocks. This flexibility allows for significant device and sub-system diagnostics, calibration, and configuration. Switch settings for each channel are selected by writing the appropriate values to the CHnSET register (see the *CHnSET* Register in the *Register Map* section for details.) (1) MVDD monitor voltage supply depends on channel number; see the Supply Measurements (MVDDP, MVDDN) section. Figure 38. Input Multiplexer Block for One Channel #### **Device Noise Measurements** Setting CHnSET[2:0] = 001 sets the common-mode voltage of [(VREFP + VREFN) / 2] to both channel inputs. This setting can be used to test inherent device noise in the user system. ## Test Signals (TestP and TestN) Setting CHnSET[2:0] = 101 provides internally-generated test signals for use in sub-system verification at power-up. Test signals are controlled through register settings (see the *CONFIG2: Configuration Register 2* subsection in the *Register Map* section for details). TEST\_AMP controls the signal amplitude and TEST\_FREQ controls switching at the required frequency. The test signals are multiplexed and transmitted out of the device at the TESTP and TESTN pins. A bit register (CONFIG2.INT\_TEST = 0) deactivates the internal test signals so that the test signal can be driven externally. This feature allows the calibration of multiple devices with the same signal. ## Temperature Sensor (TempP, TempN) The ADS131E0x contain an on-chip temperature sensor. This sensor uses two internal diodes with one diode having a current density 16x that of the other, as shown in Figure 39. The difference in diode current densities yields a difference in voltage that is proportional to absolute temperature. As a result of the low thermal resistance of the package to the printed circuit board (PCB), the internal device temperature tracks the PCB temperature closely. Note that self-heating of the ADS131E0x causes a higher reading than the temperature of the surrounding PCB. The scale factor of Equation 4 converts the temperature reading to $^{\circ}$ C. Before using this equation, the temperature reading code must first be scaled to $\mu$ V. Figure 39. Temperature Sensor Measurement in the Input ## Supply Measurements (MVDDP, MVDDN) Setting CHnSET[2:0] = 011 sets the channel inputs to different device supply voltages. For channels 1, 2, 5, 6, 7, and 8, (MVDDP - MVDDN) is [0.5(AVDD - AVSS)]; for channels 3 and 4, (MVDDP - MVDDN) is DVDD / 4. Note that to avoid saturating the PGA while measuring power supplies, the gain must be set to '1'. Submit Documentation Feedback ## **Analog Input** The ADS131E0x analog input is fully differential. Assuming PGA = 1, the differential input (INP – INN) can span between $-V_{REF}$ to $+V_{REF}$ . Refer to Table 8 for an explanation of the correlation between the analog input and digital codes. There are two general methods of driving the ADS131E0x analog input: single-ended or differential, as shown in Figure 40 and Figure 41, respectively. Note that INP and INN are 180°C out-of-phase in the differential input method. When the input is single-ended, the INN input is held at the common-mode voltage, preferably at mid-supply. The INP input swings around the same common voltage and the peak-to-peak amplitude is common-mode + $V_{REF}$ and common-mode – $V_{REF}$ , as long as the individual input pin remains within the absolute max specifications. When the input is differential, the common-mode is given by [(INP + INN) / 2]. Both INP and INN inputs swing from (common-mode + $\frac{1}{2}$ $V_{REF}$ to common-mode – $\frac{1}{2}$ $V_{REF}$ ). For optimal performance, it is recommended that the ADS131E0x be used in a differential configuration. Figure 40. Methods of Driving the ADS131E0x: Single-Ended or Differential Figure 41. Using the ADS131E0x in Single-Ended and Differential Input Modes ## **PGA Settings and Input Range** The PGA is a differential input and output amplifier, as shown in Figure 42. It has five gain settings (1, 2, 4, 8, and 12) that can be set by writing to the CHnSET register (see the *CHnSET* Register in the *Register Map* section for details). The ADS131E0x have CMOS inputs and therefore have negligible current noise. Table 12 shows the typical bandwidth values for various gain settings. Note that Table 12 shows small-signal bandwidth. The PGA resistor string that implements the gain has 120 k $\Omega$ of resistance for a gain of 2. This resistance provides a current path across the PGA outputs in the presence of a differential input signal. This current is in addition to the guiescent current specified for the device in the presence of a differential signal at the input. Figure 42. PGA Implementation Table 12. PGA Gain versus Bandwidth | CAIN | NOMINAL DANDAUDTH AT DOOM TEMPERATURE (LUI-) | |------|----------------------------------------------| | GAIN | NOMINAL BANDWIDTH AT ROOM TEMPERATURE (kHz) | | 1 | 237 | | 2 | 146 | | 4 | 96 | | 8 | 48 | | 12 | 32 | ## Input Common-Mode Range The usable input common-mode range of the analog front-end depends on various parameters, including the maximum differential input signal, supply voltage, and PGA gain. This range is described in Equation 5: $$\text{AVDD} - 0.3 - \left[ \frac{\text{Gain V}_{\text{MAX\_DIFF}}}{2} \right] > \text{CM} > \text{AVSS} + 0.3 + \left[ \frac{\text{Gain V}_{\text{MAX\_DIFF}}}{2} \right]$$ where: V<sub>MAX DIFF</sub> = maximum differential signal at the PGA input For example: If $$V_{DD}$$ = 3.3 V, gain = 2, and $V_{MAX\_DIFF}$ = 1000 mV, Then 1.3 V < CM < 2.0 V ## Input Differential Dynamic Range The differential (INP – INN) signal range depends on the analog supply and reference used in the system. This range is shown in Equation 6. $$Max (INP - INN) < \frac{V_{REF}}{Gain} ; Full-Scale Range = \frac{\pm V_{REF}}{Gain} = \frac{2 V_{REF}}{Gain}$$ (6) For higher dynamic range, a 5-V supply with a 4-V reference (set by the VREF\_4V bit of the CONFIG3 register) can be used to increase the differential dynamic range. ## ADC ΔΣ Modulator Each ADS131E0x channel has a $\Delta\Sigma$ ADC. This converter uses a second-order modulator optimized for low-power applications. The modulator samples the input signal at the rate of [f<sub>MOD</sub> = f<sub>CLK</sub> / 2]. As in the case of any $\Delta\Sigma$ modulator, the ADS131E0x noise is shaped until f<sub>MOD</sub> / 2, as shown in Figure 43. The on-chip digital decimation filters also provide anti-alias filtering. This $\Delta\Sigma$ converter feature drastically reduces the complexity of the analog anti-aliasing filters typically required with Nyquist ADCs. Figure 43. Modulator Noise Spectrum Up To 0.5 x f<sub>MOD</sub> #### Reference Figure 44 shows a simplified block diagram of the internal ADS131E0x reference. The reference voltage is generated with respect to AVSS. When using the internal voltage reference, connect VREFN to AVSS. (1) For $V_{REF} = 2.4 \text{ V}$ : $R1 = 12.5 \text{ k}\Omega$ , $R2 = 25 \text{ k}\Omega$ , and $R3 = 25 \text{ k}\Omega$ . For $V_{REF} = 4 \text{ V}$ : $R1 = 10.5 \text{ k}\Omega$ , $R2 = 15 \text{ k}\Omega$ , and $R3 = 35 \text{ k}\Omega$ . Figure 44. Internal Reference The external band-limiting capacitors determine the amount of reference noise contribution. For high-end systems, the capacitor values should be chosen such that the bandwidth is limited to less than 10 Hz, so that the reference noise does not dominate the system noise. When using a 3-V analog supply, the internal reference must be set to 2.4 V. In case of a 5-V analog supply, the internal reference can be set to 4 V by setting the VREF\_4V bit in the CONFIG2 register. Alternatively, the internal reference buffer can be powered down and VREFP can be driven externally. Figure 45 shows a typical external reference drive circuitry. Power-down is controlled by the PD\_REFBUF bit in the CONFIG3 register. This power-down is also used to share internal references when two devices are cascaded. By default, the device wakes up in external reference mode. Figure 45. External Reference Driver ## INPUT OVER-RANGE/UNDER-RANGE DETECTION The ADS131E0x have integrated comparators that can be used to detect over- or under-range conditions on the input signals. The basic principle is to compare the input voltage against a threshold voltage set by a 3-bit digital-to-analog converter (DAC). The comparator trigger threshold level is set by the COMP\_TH[2:0] bits in the FAULT register. Assuming that the ADS131E0x is powered from a $\pm 2.5$ -V supply and COMP\_TH[2:0] = 000 (95% and 5%), the high-side trigger threshold is set at $\pm 2.25$ V [equal to AVSS + (AVDD + AVSS) × 95%] and the low-side threshold is set at $\pm 2.25$ V [equal to AVSS + (AVDD + AVSS) × 5%]. The threshold calculation formula applies to unipolar as well as to bipolar supplies. 42 A fault condition can be detected by setting the appropriate threshold level using the COMP\_TH[2:0] bits. To pinpoint which of the inputs is out of range, the status of the FAULT\_STATP and FAULT\_STATN registers can be read, which is available as part of the output data stream; see the *Data Output (DOUT)* subsection of the *SPI Interface* section. #### MULTIPLE DEVICE CONFIGURATION The ADS131E0x are designed to provide configuration flexibility when multiple devices are used in a system. The serial interface typically needs four signals: DIN, DOUT, SCLK, and $\overline{CS}$ . With one additional chip select signal per device, multiple devices can be connected together. The number of signals needed to interface n devices is 3 + n. To use the internal oscillator in a daisy-chain configuration, one device must be set as the master for the clock source with the internal oscillator enabled (CLKSEL pin = 1) and the internal oscillator clock brought out of the device by setting the CLK\_EN register bit to '1'. This master device clock is used as the external clock source for the other devices. ## **Synchronizing Multiple Devices** When using multiple devices, the devices can be synchronized with the START signal. The delay from START to the DRDY signal is fixed for a fixed data rate (see the *START* subsection of the *SPI Interface* section for more details on the settling times). Figure 46 shows the behavior of two devices when synchronized with the START signal. There are two ways to connect multiple devices with an optimal number of interface pins: standard mode and daisy-chain mode. Refer to the *Standard Mode* and *Daisy-Chain Mode* sections for details. Figure 46. Synchronizing Multiple Converters #### **Standard Mode** Figure 47a shows a configuration with two devices cascaded together. Both devices are an ADS131E0x (eight-channel) device. Together, they create a system with 16 channels. DOUT, SCLK, and DIN are shared. Each device has its own chip select. When a device is not selected by the corresponding $\overline{CS}$ being driven to logic 1, the DOUT of this device is high-impedance. This structure allows the other device to take control of the DOUT bus. This configuration method is suitable for the majority of applications. ## **Daisy-Chain Mode** Daisy-chain mode is enabled by setting the DAISY\_IN bit in the CONFIG1 register. Figure 47b shows the daisy-chain configuration. In this mode SCLK, DIN, and $\overline{\text{CS}}$ are shared across multiple devices. The DOUT pin of device 1 is connected to the DAISY\_IN of device 0, thereby creating a daisy-chain for the data. Short the DAISY\_IN pin to digital ground if not used. Figure 2 describes the required ADS131E0x timing shown in Figure 47. Data from the ADS131E0x appear first on DOUT, followed by a *don't care* bit, and finally by the status and data words from the second ADS131E0x device. When all devices in the chain operate in the same register setting, DIN can be shared as well and thereby reduce the SPI communication signals to four, regardless of the number of devices. Furthermore, an external clock must be used. (1) To reduce pin count, set the START pin low and use the START serial command to synchronize and start conversions. Figure 47. Multiple Device Configurations Several items to be aware of when using daisy chain mode: - 1. One extra SCLK must be issued between each data set. (see Figure 48) - 2. All devices are configured to the same register values because the $\overline{\text{CS}}$ signal is shared. - 3. Device register readback is only valid for device 0 in the daisy chain. Only ADC data can be readback from device 1 through device N, where N is the last device in the chain. Submit Documentation Feedback Note that from Figure 2, the SCLK rising edge shifts data out of the ADS131E0x on DOUT. The SCLK rising edge is also used to latch data into the device DAISY\_IN pin down the chain. This architecture allows for a faster SCLK rate speed, but it also makes the interface sensitive to board-level signal delays. The more devices in the chain, the more challenging it could become to adhere to setup and hold times. A star-pattern connection of SCLK to all devices, minimizing length of DOUT, and other printed circuit board (PCB) layout techniques helps. Placing delay circuits (such as buffers) between DOUT and DAISY\_IN also helps mitigate this challenge. One other option is to insert a *D* flip-flop between DOUT and DAISY\_IN clocked on an inverted SCLK. Also note that daisy-chain mode requires some software overhead to recombine data bits spread across byte boundaries. Figure 48 shows a timing diagram for daisy-chain mode. NOTE: n = (number of channels) × (resolution) + 24 bits. The number of channels is 4, 6, or 8. Resolution is 16-bit or 24-bit. Figure 48. Daisy-Chain Timing The maximum number of devices that can be daisy-chained depends on the data rate at which the device is operated at. The maximum number of devices can be approximately calculated with Equation 7. $$N_{DEVICES} = \frac{f_{SCLK}}{f_{DR} (N_{BITS})(N_{CHANNELS}) + 24}$$ where: $N_{BITS}$ = device resolution (depends on RDR[1:0] setting), and $N_{CHANNELS}$ = number of channels in the device (4, 6, or 8). (7) For example, when the ADS131E08 (eight-channel version) is operated at a 24-bit, 8-kSPS data rate with $f_{SCLK}$ = 10 MHz, up to six devices can be daisy-chained together. ## POWER MONITORING SPECIFIC APPLICATIONS All channels of the ADS131E0x family of devices are exactly identical, yet independently configurable, thus giving the user the flexibility of selecting any channel for voltage or current monitoring. An overview of this system is illustrated in Figure 49. Also, the simultaneously sampling capability of the device allows the user to monitor both the current and the voltage at the same time. The full-scale differential input voltage of each channel is determined by the PGA gain setting (see the CHnSET: Individual Channel Settings section) for the respective channel and $V_{REF}$ (see the CONFIG3: Configuration Register 3 section). Table 13 summarizes the full-scale differential input voltage range for an internal $V_{REF}$ . Table 13. Full-Scale Differential Input Voltage Summary | V <sub>REF</sub> | PGA GAIN | FULL-SCALE DIFFERENTIAL INPUT<br>VOLTAGE, FSDI (V <sub>PP</sub> ) | RMS VOLTAGE [= FSDI / $(2\sqrt{2})$ ] (V <sub>RMS</sub> ) | |------------------|----------|-------------------------------------------------------------------|-----------------------------------------------------------| | | 1 | 4.8 | 1.698 | | | 2 | 2.4 | 0.849 | | 2.4 V | 4 | 1.2 | 0.424 | | | 8 | 0.6 | 0.212 | | | 12 | 0.4 | 0.141 | | | 1 | 8 | 2.828 | | | 2 | 4 | 1.414 | | 4.0 V | 4 | 2 | 0.707 | | | 8 | 1 | 0.354 | | | 12 | 0.66 | 0.236 | Product Folder Links: ADS131E04 ADS131E06 ADS131E08 Figure 49. Overview of Power Monitoring System ### **CURRENT SENSING** Figure 50 shows a simplified diagram of typical configurations used for current sensing with a Rogowski coil, current transformer (CT), or an air coil that outputs a current or voltage. In the case of the current output transformers, the burden resistors (R1) are used for current-to-voltage conversion. The output of the burden resistors is connected to the ADS131E0x INP and INN inputs through an antialiasing RC filter for current sensing. In the case of the voltage output transformers (such as certain types of Rogowski coils), the output terminals of the transformers are directly connected to the ADS131E0x INP and INN inputs through an antialiasing RC filter for current sensing. The common-mode bias voltage (AVDD + AVSS) / 2, can be obtained from the ADS131E0x by either configuring the internal op amp in a unity-gain configuration using the R<sub>F</sub> resistor and setting bit 3 of the CONFIG3 register, or it can be generated externally with a simple resistor divider network between the positive and negative supplies. The value of resistor R1 for the current output transformer and turns ratio of the transformer should be selected so as not to exceed the ADS131E0x full-scale differential input voltage (FSDI) range. Likewise, the output voltage (V) for the voltage output transformer should be selected to not exceed the FSDI. In addition, the selection of resistor (R) and turns ratio should not saturate the transformer over the full operating dynamic range of the energy meter. Figure 50a shows differential input current sensing and Figure 50b shows single-ended input sensing. Figure 50. Simplified Current Sensing Connections ## **VOLTAGE SENSING** Figure 51 shows a simplified diagram of commonly-used differential and single-ended methods of voltage sensing. A resistor divider network is used to step down the line voltage within the acceptable ADS131E0x input range and then directly connect to the inputs (INP and INN) through an antialiasing RC filter formed by resistor R3 and capacitor C. The common-mode bias voltage (AVDD + AVSS) / 2, can be obtained from the ADS131E0x by either configuring the internal op amp in a unity-gain configuration using the $R_{\rm F}$ resistor and setting bit 3 of the CONFIG3 register, or it can be generated externally by using a simple resistor divider network between the positive and negative supplies. In either of the below cases (Figure 51a for a differential input and Figure 51b for a single-ended input), the line voltage is divided down by a factor of [R2 / (R1 + R2)]. Values of R1 and R2 must be carefully chosen so that the voltage across the ADS131E0x inputs (INP and INN) does not exceed the FSDI range of ADS131E0x (see Table 13) over the full operating dynamic range of the energy meter. Figure 51. Simplified Voltage Sensing Connections ### **PCB LAYOUT GUIDELINES** ## **Power Supplies and Grounding** The ADS131E0x have three supplies: AVDD, AVDD1, and DVDD. Both AVDD and AVDD1 should be as quiet as possible. AVDD1 provides the supply to the charge pump block and has transients at $f_{CLK}$ . Therefore, it is recommended that AVDD1 and AVSS1 be star-connected to AVDD and AVSS. It is important to eliminate noise from AVDD and AVDD1 that is non-synchronous with device operation. Each ADS131E0x supply should be bypassed with 10- $\mu$ F and a 0.1- $\mu$ F solid ceramic capacitors. It is recommended to place the digital circuits [such as digital signal processors (DSPs), microcontrollers, and field-programmable gate arrays (FPGAs)] in the system such that the return currents on those devices do not cross the ADS131E0x analog return path. The ADS131E0x can be powered from unipolar or bipolar supplies. The decoupling capacitors can be surface-mount, low-cost, low-profile multi-layer ceramic. In most cases the VCAP1 capacitor can also be a multilayer ceramic. However, in systems where the board is subjected to high- or low-frequency vibration, it is recommend that a non-ferroelectric capacitor (such as a tantalum or class 1 capacitor, COG or NPO for example) be installed. EIA class 2 and class 3 dielectrics (such as X7R, X5R, and X8R) are ferroelectric. The piezoelectric property of these capacitors can appear as electrical noise coming from the capacitor. When using the internal reference, noise on the VCAP1 node results in performance degradation. ## Connecting the Device to Unipolar (+3 V or +1.8 V) Supplies Figure 52 illustrates the ADS131E0x connected to a unipolar supply. In this example, the analog supply (AVDD) is referenced to analog ground (AVSS) and the digital supplies (DVDD) are referenced to digital ground (DGND). NOTE: Place the supply, reference, and VCAP1 to VCAP4 capacitors as close to the package as possible. Figure 52. Single-Supply Operation ## Connecting the Device to Bipolar (±1.5 V or 1.8 V) Supplies Figure 53 illustrates the ADS131E0x connected to a bipolar supply. In this example, the analog supplies connect to the device analog supply (AVDD). This supply is referenced to the device analog return (AVSS), and the digital supply (DVDD) is referenced to the device digital ground return (DGND). NOTE: Place the capacitors for supply, reference, and VCAP1 to VCAP4 as close to the package as possible. Figure 53. Bipolar Supply Operation ## **Shielding Analog Signal Paths** As with any precision circuit, careful PCB layout ensures the best performance. It is essential to make short, direct interconnections and avoid stray wiring capacitance—particularly at the analog input pins and AVSS. These analog input pins are high-impedance and extremely sensitive to extraneous noise. The AVSS pin should be treated as a sensitive analog signal and connected directly to the supply ground with proper shielding. Leakage currents between the PCB traces can exceed the ADS131E0x input bias current if shielding is not implemented. Digital signals should be kept as far as possible from the analog input signals on the PCB. ## **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision A (April 2013) to Revision B | Page | |------------------------------------------------------------------------------------------------------------------------------------|------| | Deleted device graphic | 1 | | Changed ADS131E0x family description to 24-bits only throughout document | 1 | | Added AVSS to DGND row to Absolute Maximum Ratings table | 2 | | Changed upper Temperature limit in Absolute Maximum Ratings table | 2 | | <ul> <li>Changed minimum specification to External Reference, VREFP parameter in Electrical Characteristics</li> </ul> | | | Changed NC pin description in Pin Assignments table | 9 | | Changed conditions in Figure 10 | 10 | | Changed conditions in Figure 11 | 11 | | Changed Register Map section location | 14 | | Changed footnote 1 in Table 3 | | | Changed order of subsections in the <i>Theory of Operation</i> section | 21 | | Changed calculated SCLK speed to correct value of 1.755 MHz in Serial Clock (SCLK) section | 21 | | Added SCLK Clocking Options section | | | Added timing information for OFFSETCAL command | 24 | | Changed Power-Up Sequencing section text to clarify start-up timing | 27 | | Updated Figure 23 | 27 | | Changed power-up reset wait time in Table 6 | 27 | | Added Data Acquisition section | 27 | | Changed Settling Time section to clarify settling time timing | 28 | | Updated Figure 24 | 28 | | Added Figure 25 | 29 | | Added discussion of SCLK/DRDY bus behavior to Data Ready (DRDY) section | 30 | | Added Figure 27 | 30 | | Added STATUS Word section and Figure 28 to discuss the STATUS word | 30 | | Added Readback Length section | 31 | | Changed 168,000 to 145,300 and 394 to 490 in Equation 4 | 38 | | Changed single-ended input description to correct input range values | 39 | | Updated Figure 40 to show correct input range for single-ended inputs | 39 | | Updated Figure 41 to show correct input range for single-ended inputs | 39 | | Deleted text regarding large scale signal | 40 | | <ul> <li>Changed Input Over-Range/Under-Range Detection section and deleted figure to clarify operation of Free Changes</li> </ul> | | | registers | | | Added summary of Daisy-Chain mode key operational conditions in Daisy-Chain Mode section | 44 | | CI | hanges from Original (June 2012) to Revision A | Page | |----|---------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Deleted AGND to DGND row from Absolute Maximum Ratings table | 2 | | • | Changed value of Digital input to DVDD row in Absolute Maximum Ratings table | 2 | | • | Changed Channel Performance (AC Performance), Accuracy parameter in Electrical Characteristics table | 3 | | • | Added minimum and maximum specifications to External Reference, <i>Reference input voltage</i> parameter in Electrica Characteristics table | | | • | Added minimum and maximum specifications to External Reference, VREFP parameter in Electrical Characteristics table | | | • | Changed Internal Reference, Vo parameter in Electrical Characteristics table | 4 | | • | Changed Internal Reference, Temperature drift parameter in Electrical Characteristics table | 4 | | • | Changed TQFP-32 to TQFP-64 in pin configuration graphic header | 8 | | • | Added Figure 15 | 11 | | • | Changed units in TEST_AMP bit description in CONFIG2 register | 16 | | • | Changed paragraph description for FAULT_STATP and FAULT_STATN registers | 20 | | • | Changed number of bits in GPIOC[4:1] bit description in GPIO register | 20 | | • | Updated Figure 26 | 30 | | • | Updated Figure 45 | 42 | 30-Jul-2014 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|----|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------| | ADS131E04IPAG | ACTIVE | TQFP | PAG | 64 | 160 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | ADS131E04 | Samples | | ADS131E04IPAGR | ACTIVE | TQFP | PAG | 64 | 1500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | ADS131E04 | Samples | | ADS131E06IPAG | ACTIVE | TQFP | PAG | 64 | 160 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | ADS131E06 | Samples | | ADS131E06IPAGR | ACTIVE | TQFP | PAG | 64 | 1500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | ADS131E06 | Samples | | ADS131E08IPAG | ACTIVE | TQFP | PAG | 64 | 160 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | ADS131E08 | Samples | | ADS131E08IPAGR | ACTIVE | TQFP | PAG | 64 | 1500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 105 | ADS131E08 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # PACKAGE OPTION ADDENDUM 30-Jul-2014 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Nov-2013 # TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | | | | |------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | ADS131E04IPAGR | TQFP | PAG | 64 | 1500 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | | ADS131E06IPAGR | TQFP | PAG | 64 | 1500 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | | ADS131E08IPAGR | TQFP | PAG | 64 | 1500 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | www.ti.com 5-Nov-2013 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS131E04IPAGR | TQFP | PAG | 64 | 1500 | 367.0 | 367.0 | 45.0 | | ADS131E06IPAGR | TQFP | PAG | 64 | 1500 | 367.0 | 367.0 | 45.0 | | ADS131E08IPAGR | TQFP | PAG | 64 | 1500 | 367.0 | 367.0 | 45.0 | # PAG (S-PQFP-G64) ## PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-026 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>